Protecting Chips Against Hold Time Violations Due to Variability

This book presents physical understanding, modeling and simulation, on-chip characterization, layout solutions, and design techniques that are effective to enhance the reliability of various circuit units.  The consequences of variability to several aspects of circuit design, such as logic gates, s...

Descripción completa

Guardado en:
Detalles Bibliográficos
Autor principal: Neuberger, Gustavo
Otros Autores: Wirth, Gilson, Reis, Ricardo
Formato: Libro electrónico
Lenguaje:Inglés
Publicado: Dordrecht : Springer Netherlands : Imprint: Springer, 2014.
Materias:
Acceso en línea:http://dx.doi.org/10.1007/978-94-007-2427-3
Aporte de:Registro referencial: Solicitar el recurso aquí
LEADER 02993Cam#a22004335i#4500
001 INGC-EBK-000859
003 AR-LpUFI
005 20220927110150.0
007 cr nn 008mamaa
008 131001s2014 ne | s |||| 0|eng d
020 |a 9789400724273 
024 7 |a 10.1007/978-94-007-2427-3  |2 doi 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
100 1 |a Neuberger, Gustavo.  |9 262157 
245 1 0 |a Protecting Chips Against Hold Time Violations Due to Variability   |h [libro electrónico] /   |c by Gustavo Neuberger, Gilson Wirth, Ricardo Reis. 
260 1 |a Dordrecht :  |b Springer Netherlands :  |b Imprint: Springer,  |c 2014. 
300 |a xi, 107 p. :  
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a Introduction, Process Variations and Flip-Flops -- Process Variability -- Flip-Flops and Hold Time Violations -- Circuits Under Test -- Measurement Circuits -- Experimental Results -- Systematic and Random Variablility -- Normality Tests -- Probability of Hold Time Violations -- Protecting Circuits Against Hold Time Violations -- Padding Efficiency Of the Proposed Padding Algorithm -- Final Remarks. 
520 |a This book presents physical understanding, modeling and simulation, on-chip characterization, layout solutions, and design techniques that are effective to enhance the reliability of various circuit units.  The consequences of variability to several aspects of circuit design, such as logic gates, storage elements, clock distribution, and any other that can be affected by process variations are discussed, with a key focus on storage elements.  The authors present a statistical analysis of the critical clock skew in several test paths, due to process variability in 130nm and 90nm CMOS technology. To facilitate an on-wafer test, a measurement circuit with a precision compatible to the speed of the technology is described.  ·         Provides a comprehensive review of various reliability mechanisms; ·         Describes practical modeling and characterization techniques for reliability ·         Includes thorough presentation of robust design techniques for major VLSI design units ·         Promotes physical understanding with first-principle simulations. 
650 0 |a Microprocessors.  |9 259640 
650 0 |a Electronic circuits.  |9 259798 
650 1 4 |a Engineering.  |9 259622 
650 2 4 |a Circuits and Systems.  |9 259651 
650 2 4 |a Processor Architectures.  |9 259645 
700 1 |a Wirth, Gilson.  |9 262158 
700 1 |a Reis, Ricardo.  |9 262159 
776 0 8 |i Printed edition:  |z 9789400724266 
856 4 0 |u http://dx.doi.org/10.1007/978-94-007-2427-3 
912 |a ZDB-2-ENG 
929 |a COM 
942 |c EBK  |6 _ 
950 |a Engineering (Springer-11647) 
999 |a SKV  |c 28287  |d 28287