System Level ESD Protection

This book addresses key aspects of analog integrated circuits and systems design related to system level electrostatic discharge (ESD) protection.  It is an invaluable reference for anyone developing systems-on-chip (SoC) and systems-on-package (SoP), integrated with system-level ESD protection. Th...

Descripción completa

Guardado en:
Detalles Bibliográficos
Autor principal: Vashchenko, Vladislav
Otros Autores: Scholz, Mirko
Formato: Libro electrónico
Lenguaje:Inglés
Publicado: Cham : Springer International Publishing : Imprint: Springer, 2014.
Materias:
Acceso en línea:http://dx.doi.org/10.1007/978-3-319-03221-4
Aporte de:Registro referencial: Solicitar el recurso aquí
LEADER 03264Cam#a22004335i#4500
001 INGC-EBK-000339
003 AR-LpUFI
005 20220927105809.0
007 cr nn 008mamaa
008 140321s2014 gw | s |||| 0|eng d
020 |a 9783319032214 
024 7 |a 10.1007/978-3-319-03221-4  |2 doi 
050 4 |a TK7888.4 
072 7 |a TJFC  |2 bicssc 
072 7 |a TEC008010  |2 bisacsh 
100 1 |a Vashchenko, Vladislav.  |9 260830 
245 1 0 |a System Level ESD Protection   |h [libro electrónico] /   |c by Vladislav Vashchenko, Mirko Scholz. 
260 1 |a Cham :  |b Springer International Publishing :  |b Imprint: Springer,  |c 2014. 
300 |a xviii, 320 p. :   |b il. 
336 |a text  |b txt  |2 rdacontent 
337 |a computer  |b c  |2 rdamedia 
338 |a online resource  |b cr  |2 rdacarrier 
347 |a text file  |b PDF  |2 rda 
505 0 |a System 1 Level ESD design -- System Level Test Methods -- On-Chip System Level ESD Devices and Clamps -- Latch-up at System-Level Stress -- IC and Systemn ESD Co-Design. 
520 |a This book addresses key aspects of analog integrated circuits and systems design related to system level electrostatic discharge (ESD) protection.  It is an invaluable reference for anyone developing systems-on-chip (SoC) and systems-on-package (SoP), integrated with system-level ESD protection. The book focuses on both the design of semiconductor integrated circuit (IC) components with embedded, on-chip system level protection and IC-system co-design. The readers will be enabled to bring the system level ESD protection solutions to the level of integrated circuits, thereby reducing or completely eliminating the need for additional, discrete components on the printed circuit board (PCB) and meeting system-level ESD requirements. The authors take a systematic approach, based on IC-system ESD protection co-design. A detailed description of the available IC-level ESD testing methods is provided, together with a discussion of the correlation between IC-level and system-level ESD testing methods. The IC-level ESD protection design is demonstrated with representative case studies which are analyzed with various numerical simulations and ESD testing. The overall methodology for IC-system ESD co-design is presented as a step-by-step procedure that involves both ESD testing and numerical simulations.   â_¢Â Provides a systematic approach for on-chip ESD protection design for system-level IC pins; â_¢Â Describes a system-level co-design methodology, which uses external system level ESD protection components, together with on-chip ESD protection structure; â_¢Â Includes a comprehensive description of wafer- level and component-level test methodologies and numerical simulations. 
650 0 |a Electronics.  |9 259648 
650 0 |a Microelectronics.  |9 259649 
650 1 4 |a Engineering.  |9 259622 
650 2 4 |a Circuits and Systems.  |9 259651 
650 2 4 |a Electronic Circuits and Devices.  |9 260105 
650 2 4 |a Instrumentation.  |9 259652 
700 1 |a Scholz, Mirko.  |9 260831 
776 0 8 |i Printed edition:  |z 9783319032207 
856 4 0 |u http://dx.doi.org/10.1007/978-3-319-03221-4 
912 |a ZDB-2-ENG 
929 |a COM 
942 |c EBK  |6 _ 
950 |a Engineering (Springer-11647) 
999 |a SKV  |c 27767  |d 27767