Source-Synchronous Networks-On-Chip Circuit and Architectural Interconnect Modeling /

This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how...

Descripción completa

Guardado en:
Detalles Bibliográficos
Autor principal: Mandal, Ayan
Otros Autores: Khatri, Sunil P., Mahapatra, Rabi
Formato: Libro electrónico
Lenguaje:Inglés
Publicado: New York, NY : Springer New York : Imprint: Springer, 2014.
Materias:
Acceso en línea:http://dx.doi.org/10.1007/978-1-4614-9405-8
Aporte de:Registro referencial: Solicitar el recurso aquí
Descripción
Sumario:This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.   â_¢Â Describes novel methods for high-speed network-on-chip (NoC) design; â_¢Â Enables readers to understand NoC design from both circuit and architectural levels; â_¢Â Provides circuit-level details of the NoC (including clocking, router design), along with a high-speed, resonant clocking style which is used in the NoC; â_¢Â Includes architectural simulations of the NoC, demonstrating significantly superior performance over the state-of-the-art.
Descripción Física:xiii, 143 p. : il.
ISBN:9781461494058