A scheduler synthesis methodology for joint SW/HW design exploration of SoC
The introduction of high-performance applications such as multimedia applications into SoCs led the manufacturers to provide embedded SoCs able to offer an important computing power which makes it possible to answer the increasing requirements of future evolutions of these applications. One of the a...
Guardado en:
Publicado: |
2010
|
---|---|
Materias: | |
Acceso en línea: | https://bibliotecadigital.exactas.uba.ar/collection/paper/document/paper_09295585_v14_n2_p75_Assayad http://hdl.handle.net/20.500.12110/paper_09295585_v14_n2_p75_Assayad |
Aporte de: |
Ejemplares similares
-
A scheduler synthesis methodology for joint SW/HW design exploration of SoC
por: Assayad, I., et al. -
Duration properties over real time system designs
por: Braberman, Víctor Adrián
Publicado: (2000) -
Duration properties over real time system designs
por: Braberman, V., et al. -
Using JOP to build a chip multiprocessor JVM for embedded realtime systems
por: Andreotti, José Pablo A.
Publicado: (2007) -
Verification of real-time designs: Combining scheduling theory with automatic formal verification
por: Braberman, Víctor Adrián
Publicado: (1999)